85102AGILF, Clock Buffer, 5-Input, 16-Pin TSSOP
- RS-stocknr.:
- 216-6208
- Fabrikantnummer:
- 85102AGILF
- Fabrikant:
- Renesas Electronics
Bulkkorting beschikbaar
Subtotaal (1 eenheid)*
€ 14,44
(excl. BTW)
€ 17,47
(incl. BTW)
GRATIS bezorging voor bestellingen van meer dan € 75,00
Laatste voorraad RS
- Laatste 72 stuk(s), klaar voor verzending vanaf een andere locatie
Aantal stuks | Per stuk |
|---|---|
| 1 - 9 | € 14,44 |
| 10 - 24 | € 13,28 |
| 25 - 49 | € 12,73 |
| 50 - 99 | € 12,24 |
| 100 + | € 11,22 |
*prijsindicatie
- RS-stocknr.:
- 216-6208
- Fabrikantnummer:
- 85102AGILF
- Fabrikant:
- Renesas Electronics
Specificaties
Datasheets
Wetgeving en compliance
Productomschrijving
Zoek vergelijkbare producten door een of meer kenmerken te selecteren.
Alles selecteren | Attribuut | Waarde |
|---|---|---|
| Merk | Renesas Electronics | |
| Logic Function | Clock Buffer | |
| Number of Clock Inputs | 5 | |
| Package Type | TSSOP | |
| Pin Count | 16 | |
| Alles selecteren | ||
|---|---|---|
Merk Renesas Electronics | ||
Logic Function Clock Buffer | ||
Number of Clock Inputs 5 | ||
Package Type TSSOP | ||
Pin Count 16 | ||
The Renesas Electronics 85102I is a low skew, high performance 1-to-2 Differential-to-HCSL fanout buffer. The 85102I has a differential clock input. The CLK0, nCLK0 input pair can accept most standard differential input levels. The clock enable is internally synchronized to eliminate runt clock pulses on the output during asynchronous assertion/ deassertion of the clock enable pin. Guaranteed output and part-to-part skew characteristics make the 85102I ideal for those applications demanding well defi ned performance and repeatability.
Two 0.7V differential HCSL outputs
Selectable differential CLK0, nCLK0 or LVCMOS inputs
CLK0, nCLK0 pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL
CLK1 can accept the following input levels:
LVCMOS or LVTTL
Maximum output frequency: 500MHz
Translates any single-ended input signal to 3.3V
HCSL levels with resistor bias on nCLK input
Output skew: 65ps (maximum)
Part-to-part skew: 600ps (maximum)
Propagation delay: 3.2ns (maximum)
Selectable differential CLK0, nCLK0 or LVCMOS inputs
CLK0, nCLK0 pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL
CLK1 can accept the following input levels:
LVCMOS or LVTTL
Maximum output frequency: 500MHz
Translates any single-ended input signal to 3.3V
HCSL levels with resistor bias on nCLK input
Output skew: 65ps (maximum)
Part-to-part skew: 600ps (maximum)
Propagation delay: 3.2ns (maximum)
