Nexperia 74HCT4094D,118 1 Surface Shift Register 74HCT SO, 16-Pin
- RS-stocknr.:
- 170-8030
- Fabrikantnummer:
- 74HCT4094D,118
- Fabrikant:
- Nexperia
Subtotaal (1 rol van 2500 eenheden)*
€ 740,00
(excl. BTW)
€ 895,00
(incl. BTW)
GRATIS bezorging voor bestellingen van meer dan € 80,00
Tijdelijk niet op voorraad
- Verzending vanaf 07 oktober 2026
Heeft u meer nodig? Klik op 'Controleer leverdata' voor extra voorraad en levertijden.
Aantal stuks | Per stuk | Per rol* |
|---|---|---|
| 2500 + | € 0,296 | € 740,00 |
*prijsindicatie
- RS-stocknr.:
- 170-8030
- Fabrikantnummer:
- 74HCT4094D,118
- Fabrikant:
- Nexperia
Specificaties
Datasheets
Wetgeving en compliance
Productomschrijving
Zoek vergelijkbare producten door een of meer kenmerken te selecteren.
Alles selecteren | Attribuut | Waarde |
|---|---|---|
| Merk | Nexperia | |
| Product Type | Shift Register | |
| Package Type | SO | |
| Logic Family | 74HCT | |
| Mount Type | Surface | |
| Number of Elements | 1 | |
| Pin Count | 16 | |
| Minimum Supply Voltage | 4.5V | |
| Maximum Supply Voltage | 5.5V | |
| Trigger Type | Positive Edge | |
| Maximum Operating Temperature | 125°C | |
| Series | 74HCT4094 | |
| Height | 1.75mm | |
| Standards/Approvals | No | |
| Length | 10mm | |
| Automotive Standard | No | |
| Alles selecteren | ||
|---|---|---|
Merk Nexperia | ||
Product Type Shift Register | ||
Package Type SO | ||
Logic Family 74HCT | ||
Mount Type Surface | ||
Number of Elements 1 | ||
Pin Count 16 | ||
Minimum Supply Voltage 4.5V | ||
Maximum Supply Voltage 5.5V | ||
Trigger Type Positive Edge | ||
Maximum Operating Temperature 125°C | ||
Series 74HCT4094 | ||
Height 1.75mm | ||
Standards/Approvals No | ||
Length 10mm | ||
Automotive Standard No | ||
The 74HC4094, 74HCT4094 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and 3-state outputs. Both the shift and storage register have separate clocks. The device features a serial input (D) and two serial outputs (QS1 and QS2) to enable cascading. Data is shifted on the LOW-to-HIGH transitions of the CP input. Data is available at QS1 on the LOW-to-HIGH transitions of the CP input to allow cascading when clock edges are fast. The same data is available at QS2 on the next HIGH-to-LOW transition of the CP input to allow cascading when clock edges are slow. The data in the shift register is transferred to the storage register when the STR input is HIGH. Data in the storage register appears at the outputs whenever the output enable input (OE) is HIGH.
Simple control interface
I/O expansion
Asynchronous and synchronous load options
High frequency
Cascadable
LED drivers
Key applications
Displays
Control units
